# MULTI SPIDER (ORG4572-R01) GNSS RECEIVER MODULE Datasheet Origin GPS.com # **INDEX** | 1. | SCOPE | 5 | |-----------------|---------------------------------------------|----| | 2. | DISCLAIMER | 5 | | 3. | SAFETY INFORMATION | 5 | | 4. | ESD SENSITIVITY | 5 | | 5. | CONTACT INFORMATION | 5 | | 6. | RELATED DOCUMENTATION | 5 | | 7. | REVISION HISTORY | 6 | | 8. | GLOSSARY | 7 | | 9. | ABOUT SPIDER FAMILY | 9 | | 10. | ABOUT MULTI SPIDER MODULE | 9 | | 11. | ABOUT ORIGINGPS | 9 | | 12. | DESCRIPTION | 10 | | 12.1. | FEATURES | 10 | | 12.2. | ARCHITECTURE | 11 | | 13. | ELECTRICAL SPECIFICATIONS | | | 13.1. | ABSOLUTE MAXIMUM RATINGS | 13 | | 13.2. | RECOMMENDED OPERATING CONDITIONS | | | 14. | PERFORMANCE | | | 14.1. | ACQUISITION TIME | | | | HOT START | | | | SIGNAL REACQUISITION | | | | AIDED START | | | | WARM START | | | | COLD START | | | 14.2. | SENSITIVITY | | | | TRACKING | | | | REACQUISITION | | | | NAVIGATION | | | | HOT START | | | | AIDED START | | | | COLD START | | | 14.2.0. | POWER CONSUMPTION | | | 14.4. | ACCURACY | | | 14.4. | DYNAMIC CONSTRAINS | | | 14.5.<br>15. | POWER MANAGEMENT | | | 15.<br>15.1. | POWER STATES | | | 15.1.<br>15.1.1 | FULL POWER ACQUISITION | | | | FULL POWER ACQUISITION | | | | CPU ONLY | | | | | | | | STANDBYHIBERNATE | | | | | | | | BASIC POWER SAVING MODE | | | 15.3. | | | | | ADAPTIVE TRICKLE POWER (ATP™) | | | | PUSH TO FIX (PTF™) | | | | ADVANCED POWER MANAGEMENT (APM™) | | | 16. | EXTENDED FEATURES | | | 16.1. | ALMANAC BASED POSITIONING (ABP™) | | | 16.2. | ACTIVE JAMMER DETECTOR AND REMOVER | | | 16.3. | CLIENT GENERATED EXTENDED EPHEMERIS (CGEE™) | | | 16.4. | SERVER GENERATED EXTENDED EPHEMERIS (SGEE™) | | | 17. | INTERFACE | | | 17.1. | PAD ASSIGNMENT | | | 17.2. | POWER SUPPLY | | | | V <sub>CC</sub> | | | 17.2.2. | GROUND | 24 | | 17.3. | | | |----------------|-----------------------------------------------|----| | 17.3.1. | PASSIVE ANTENNA | 24 | | 17.3.2. | ACTIVE ANTENNA | 24 | | 17.4. | CONTROL INTERFACE | 25 | | 17.4.1. | ON_OFF | 25 | | 17.4.2. | WAKEUP | 25 | | 17.4.3. | RESET | 25 | | 17.4.4. | 1PPS | 25 | | 17.5. | DATA INTERFACE | 26 | | 17.5.1. | UART | 26 | | 17.5.2. | UART BAUD RATE AND PROTOCOL SELECTION | 26 | | | SPI | | | | l <sup>2</sup> C | | | 17.6. | SMART SENSORS INTERFACE | | | 17.7. | FLASH MEMORY INTERFACE | | | | DATA LOGGER SUPPORT | | | | AIDING DATA STORAGE SUPPORT | | | | PATCH UPDATE SUPPORT | | | 18. | TYPICAL APPLICATION CIRCUIT | | | 18.1. | PASSIVE ANTENNA | | | 18.2. | ACTIVE ANTENNA | | | 19. | RECOMMENDED PCB LAYOUT | | | 19.<br>19.1. | FOOTPRINT | | | 19.1. | HOST PCB | | | 19.2.<br>19.3. | RF TRACE | | | 19.3.<br>19.4. | PCB STACK-UP | | | | | | | 19.5. | PCB LAYOUT RESTRICTIONS | | | 20. | DESIGN CONSIDERATIONS | | | 20.1. | ANTENNA | | | | PASSIVE ANTENNA | | | | ACTIVE ANTENNA | | | 20.2. | RF | | | 21. | OPERATION | | | 21.1. | STARTING THE MODULE | | | 21.2. | AUTONOMOUS POWER ON | | | 21.3. | VERIFYING THE MODULE HAS STARTED | | | | UART | | | | l <sup>2</sup> C | | | 21.3.3. | SPI | | | 21.4. | CHANGING PROTOCOL AND BAUD RATE <sup>1</sup> | | | 21.5. | CHANGING SATELLITE CONSTELLATION <sup>1</sup> | | | 21.6. | SHUTTING DOWN THE MODULE | | | 22. | FIRMWARE | | | 22.1. | FIRMWARE UPDATES | 36 | | 23. | HANDLING INFORMATION | 36 | | 23.1. | MOISTURE SENSITIVITY | 36 | | 23.2. | ASSEMBLY | 36 | | 23.3. | SOLDERING | 36 | | 23.4. | CLEANING | 38 | | 23.5. | REWORK | 38 | | 23.6. | ESD SENSITIVITY | 38 | | 23.7. | SAFETY INFORMATION | 38 | | 23.8. | DISPOSAL INFORMATION | | | 24. | MECHANICAL SPECIFICATIONS | | | 25. | COMPLIANCE | | | 26. | PACKAGING AND DELIVERY | | | 26.1. | APPEARANCE | | | 26.2. | CARRIER TAPE | | | _0 | · · · · · - · · · · - · · · · · · · · · | | | 26.3. | REEL | | |-------|--------------------------------------------------------|----| | 27. | ORDERING INFORMATION | 42 | | 28. | I2C Appendix | 42 | | TAB | BLE INDEX | | | | 1 – RELATED DOCUMENTATION | | | | 2 – REVISION HISTORY | | | | 3 – ABSOLUTE MAXIMUM RATINGS | | | | 4 – RECOMMENDED OPERATING CONDITIONS | | | | 5 – ACQUISITION TIME | | | | 6 – SENSITIVITY | | | | 7 – POWER CONSUMPTION | | | | 8 – ACCURACY | | | | 9 – DYNAMIC CONSTRAINS | | | | 10 – PIN-OUT | | | | 11 – HOST INTERFACE SELECT | | | | 12 – UART BAUD RATE AND PROTOCOL SELECT | | | | 13 – START-UP TIMING | | | | 14 – DEFAULT FIRMWARE SETTINGS | | | | 15 – SOLDERING PROFILE PARAMETERS | | | | 16 – MECHANICAL SUMMARY | | | | 17 – REEL QUANTITY | | | | 18 – CARRIER TAPE DIMENSIONS | | | | 19 – REEL DIMENSIONS | | | | 20 – ORDERING OPTIONS<br>21 – ORDERABLE DEVICES | | | FIG | URE INDEX | | | | E 1 – ORG4572-R01 STANDARD ARCHITECTURE | | | | E 2 – SiRFstarV™ 5e GNSS SoC BLOCK DIAGRAM | | | | E 3 – ATP™ TIMING | | | | E 4 − PTF™ TIMING | | | | E 5 – APM™ TIMING | | | | E 7 – ACTIVE JAMMER DETECTOR FREQUENCY PLOT | | | | E 8 – PAD ASSIGNMENT | | | | E 9 – ON_OFF TIMING | | | | EE 10 – SMART SENSORS INTERFACE | | | | E 11 – PASSIVE ANTENNA REFERENCE SCHEMATICS | | | | E 12 – ACTIVE ANTENNA REFERENCE SCHEMATICS | | | | E 13 – FOOTPRINT | | | | RE 14 – MODULE HOSTED ON FOOTPRINT | | | | E 15 – HOST PCB | | | | RE 16 – TYPICAL MICROSTRIP PCB TRACE ON FR-4 SUBSTRATE | | | | E 17 – TYPICAL PCB STACK-UP | | | | E 18 – ON_OFF TIMING | | | | E 19 – START-UP TIMING | | | | RE 20 – RECOMMENDED SOLDERING PROFILE | | | | RE 21 – MECHANICAL DRAWING | | | | RE 22 – MODULE POSITION | | | | E 23 – CARRIER TAPE | | | rigur | E 24 – REEL | 41 | # 1. SCOPE This document describes the features and specifications of Multi Spider ORG4572-R01 GNSS receiver module. # 2. DISCLAIMER All trademarks are properties of their respective owners. Performance characteristics listed in this document do not constitute a warranty or guarantee of product performance. OriginGPS assumes no liability or responsibility for any claims or damages arising out of the use of this document, or from the use of integrated circuits based on this document. OriginGPS assumes no liability or responsibility for unintentional inaccuracies or omissions in this document. OriginGPS reserves the right to make changes in its products, specifications and other information at any time without notice. OriginGPS reserves the right to conduct, from time to time, and at its sole discretion, firmware upgrades. As long as those FW improvements have no material change on end customers, PCN may not be issued. OriginGPS navigation products are not recommended to use in life saving or life sustaining applications. # 3. SAFETY INFORMATION Improper handling and use can cause permanent damage to the product. # 4. ESD SENSITIVITY This product is ESD sensitive device and must be handled with care. # 5. CONTACT INFORMATION Support - <u>support@origingps.com</u> or <u>Online Form</u> Marketing and sales - <u>marketing@origingps.com</u> Web - www.origingps.com # 6. RELATED DOCUMENTATION | Nº | DOCUMENT NAME | |----|--------------------------------------------------------------------------| | 1 | Multi Spider – ORG4572-R01 Evaluation Kit Datasheet | | 2 | Spider and Hornet - NMEA Protocol Reference Manual | | 3 | Spider and Hornet - OSP® Reference Manual | | 4 | Spider and Hornet - OSP® GNSS Extensions Reference Manual | | 5 | Spider and Hornet Low Power Operating Mode Application Note - SiRFStar V | | 6 | SiRFLive FAQ | TABLE 1 - RELATED DOCUMENTATION # 7. REVISION HISTORY | REVISION | DATE | CHANGE DESCRIPTION | |----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------| | A00 | November 23, 2013 | First release | | 2.0 | November 23, 2014 | C01 ordering option (Single-stage LNA variant) release GPIO1, GPIO2 have built-in pull-up resistors of $2.2k\Omega$ Editorial updates | | 3.0 | January 20, 2015 | Delisting CO1 option | | 4.0 | January 19, 2016 | Power modes and temperature data update | | 4.1 | July 4, 2016 | Default interface update - UART | | 4.2 | September 18, 2016 | Section 21 update – Operation, starting the module | | 4.3 | April 18, 2017 | Related documentation update, Dimensions – tolerances update, ABP – description update Shutting down the module update | | 4.4 | July 23, 2017 | Section 18.3 – Antenna switch – removal | | 4.5 | Apr. 23, 18 | Update Absolute Maximum Rating | | 4.6 | May 29, 2018 | Update TYPICAL APPLICATION CIRCUIT | | 4.7 | June 26, 2018 | Add I2C Appendix | | 4.8 | Nov 27,2018 | Minor updates | | 4.9 | Feb 17,2019 | Update sensitivity | | 5.0 | August 27, 2020 | Update Firmware Updates | | 5.1 | December 1, 2020 | Update Ordering Information | TABLE 2 - REVISION HISTORY # 8. GLOSSARY A-GPS Assisted GPS ABP™ Almanac Based Position ADC Analog to Digital Converter AGC Automatic Gain Control **APM™** Adaptive Power Management **ATP™** Adaptive Trickle Power BBRAM Battery Backed-up RAM **BE** Broadcast Ephemeris **BPF B**and **P**ass **F**ilter **C/N₀** Carrier to Noise density ratio [dB-Hz] **CDM Charged Device Model** **CE** European Community conformity mark **CEP Circular Error Probability** **CGEE™** Client **G**enerated **E**xtended **E**phemeris CMOS Complementary Metal-Oxide Semiconductor **CPU Central Processing Unit** CTS Clear-To-Send CW Continuous Wave **DC** Direct Current **DOP Dilution Of Precision** **DR** Dead Reckoning **DSP Digital Signal Processor** **ECEF Earth Centred Earth Fixed** ECHA European Chemical Agency **EE** Extended Ephemeris EGNOS European Geostationary Navigation Overlay Service **EIA Electronic Industries Alliance** EMC Electro-Magnetic Compatibility EMI Electro-Magnetic Interference **ENIG Electroless Nickel Immersion Gold** ESD Electro-Static Discharge ESR Equivalent Series Resistance **EU** European Union **EVB** Evaluation Board **EVK E**valuation **K**it FCC Federal Communications Commission FSM Finite State Machine GAGAN GPS Aided Geo-Augmented Navigation **GLONASS GLO**bal **NA**vigation **S**atellite **S**ystem GNSS Global Navigation Satellite System **GPIO** General Purpose Input or Output **GPS** Global Positioning System **HBM H**uman **B**ody **M**odel **HDOP** Horizontal Dilution Of Precision I<sup>2</sup>C Inter-Integrated Circuit I/O Input or Output IC Integrated Circuit ICD Interface Control Document IF Intermediate Frequency ISO International Organization for Standardization JEDEC Joint Electron Device Engineering Council KA Keep Alive KF Kalman Filter LDO Low Dropout regulator LGA Land Grid Array LNA Low Noise Amplifier **LP Low Power** LS Least Squares LSB Least Significant Bit MID Message Identifier MPM™ Micro Power Mode MSAS Multi-functional Satellite Augmentation System MSB Most Significant Bit MSL Moisture Sensitivity Level NFZ™ Noise-Free Zones System NMEA National Marine Electronics Association OSP® One Socket Protocol PCB Printed Circuit Board **PLL Phase Lock Loop** PMU Power Management Unit PPS Pulse Per Second PRN Pseudo-Random Noise **PSRR Power Supply Rejection Ratio** PTF™ Push-To-Fix QZSS Quasi-Zenith Satellite System **RAM Random Access Memory** REACH Registration, Evaluation, Authorisation and Restriction of Chemical substances RF Radio Frequency RHCP Right-Hand Circular Polarized RMS Root Mean Square RoHS Restriction of Hazardous Substances directive **ROM Read-Only Memory** RTC Real-Time Clock RTS Ready-To-Send **SAW S**urface **A**coustic **W**ave SBAS Satellite-Based Augmentation Systems SGEE™ Server Generated Extended Ephemeris SID Sub-Identifier SIP System In Package **SMD Surface Mounted Device** SMPS Switched Mode Power Supply SMT Surface-Mount Technology SOC System On Chip SPI Serial Peripheral Interface SSB® SiRF Standard Binary SV Satellite Vehicle TCXO Temperature-Compensated Crystal Oscillator TTFF Time To First Fix TTL Transistor-Transistor Logic **UART Universal Asynchronous Receiver/Transmitter** VCCI Voluntary Control Council for Interference by information technology equipment **VEP Vertical Error Probability** VGA Variable-Gain Amplifier WAAS Wide Area Augmentation System # 9. ABOUT SPIDER FAMILY OriginGPS GNSS receiver modules have been designed to address markets where size, weight, stand-alone operation, highest level of integration, power consumption and design flexibility - all are very important. OriginGPS' Spider family breaks size barrier, offering the industry's smallest fully-integrated, highly-sensitive GPS / GNSS modules. Spider family features OriginGPS' proprietary NFZ™ technology for high sensitivity and noise immunity even under marginal signal condition, commonly found in urban canyons, under dense foliage or when the receiver's position in space rapidly changes. Spider family enables the shortest TTM (Time-To-Market) with minimal design risks. Just connect an antenna and power supply on a 2-layer PCB. # 10. ABOUT MULTI SPIDER MODULE Multi Spider ORG4572-R01 module is a complete SiP featuring miniature LGA SMT footprint designed to commit unique integration features for high volume cost sensitive applications. Designed to support ultra-compact applications such as smart watches, wearable devices, trackers and digital cameras, ORG4572-R01 module is a miniature multi-channel GPS/ GLONASS with SBAS, QZSS and other regional overlay systems receiver that continuously tracks all satellites in view, providing real-time positioning data in industry's standard NMEA format. ORG4572-R01 module offers superior sensitivity and outstanding performance, achieving rapid TTFF in less than one second, accuracy of approximately one meter, and tracking sensitivity of -167dBm. Sized only 7mm x 7mm the ORG4572-R01 GNSS module is pin and footprint compatible with OriginGPS' popular ORG4472 GPS module. Multi Spider ORG4572-R01 module integrates LNA, SAW filter, TCXO, RTC crystal and RF shield with market-leading SiRFstarV™ GNSS SoC. Multi Spider ORG4572-R01 module is capable to decode extremely weak satellite signals simultaneously from GPS and GLONASS thereby offering best-in-class positioning availability, unparalleled accuracy and extremely fast fixes under challenging signal conditions, such as in built-up urban areas, dense foliage or even indoor. Internal GNSS SoC incorporating high-performance microprocessor and sophisticated GNSS firmware keeps positioning payload off the host allowing integration in embedded solutions even with low computing resources. Innovative architecture can detect changes in context, temperature, and satellite signals to achieve a state of near continuous availability by maintaining and opportunistically updating its internal fine time, frequency, and ephemeris data while consuming mere microwatts of battery power. # 11. ABOUT ORIGINGPS OriginGPS is a world leading designer, manufacturer and supplier of miniature positioning modules, antenna modules and antenna solutions. OriginGPS modules introduce unparalleled sensitivity and noise immunity by incorporating Noise Free Zone system (NFZ™) proprietary technology for faster position fix and navigation stability even under challenging satellite signal conditions. Founded in 2006, OriginGPS is specializing in development of unique technologies that miniaturize RF modules, thereby addressing the market need for smaller wireless solutions. # 12. DESCRIPTION #### 12.1. FEATURES + Fully integrating: - + Autonomous operation - → Pin compatible with ORG4472 GPS module - OriginGPS Noise Free Zone System (NFZ™) technology Dual-stage GNSS LNAs, GNSS SAW Filter, TCXO, RTC Crystal, RF Shield, GNSS SoC, PMU - → Active or Passive antenna support - + GPS L1 1575.42 frequency, C/A code - + GLONASS L1 FDMA 1598-1606MHz frequency band, SP signal - → SBAS (WAAS, EGNOS, MSAS) and QZSS support - + Concurrent tracking of multiple constellations - **†** 52 channels - ➡ Ultra-high Sensitivity down to -167dBm enabling Indoor Tracking - → TTFF of < 1s in 50% of trials under Hot Start conditions - **+** Low Power Consumption of < 15mW in ATP™ mode - → High Accuracy of < 1.5m in 50% of trials - + High update rate of 5Hz, 1Hz by default - + Autonomous A-GNSS by Client Generated Extended Ephemeris (CGEE™) for non-networked devices - + Predictive A-GNSS by Server Generated Extended Ephemeris (SGEE™) for connected devices - **+** Ephemeris Push™ for storing and loading broadcast ephemeris - + Host controlled power saving mode - **★** Self-managed low power modes ATP<sup>™</sup>, PTF<sup>™</sup> and APM<sup>™</sup>. - **→** Almanac Based Positioning (ABP<sup>™</sup>) - → Multipath and cross-correlation mitigation - + Active Jammer Detector and Remover - → Smart Data Logging to external memory - + Fast Time Synchronization for rapid single satellite time solution - → ARM7® microprocessor system - → Selectable UART, SPI or I<sup>2</sup>C host interface - → NMEA protocol by default, switchable into One Socket Protocol (OSP®) - → Programmable baud rate and messages rate - + 1PPS output - → Smart sensors auxiliary I<sup>2</sup>C interface - + Flash memory auxiliary SPI interface - + Antenna input matched 50Ω - ★ Single voltage supply - → Miniature LGA footprint of 7mm x 7mm - + Ultra-low height of 1.4mm. - → Ultra-low weight of 0.2 gr. - → Surface Mount Device (SMD) - Optimized for automatic assembly and reflow equipment - → Operating from -40°C to +85°C - + FCC, CE, VCCI certified - → RoHS II/REACH compliant #### 12.2. ARCHITECTURE FIGURE 1 - ORG4572-R01 STANDARD ARCHITECTURE #### **+** GNSS SAW Filter Band-Pass SAW filter eliminates out-of-band signals that may interfere to GNSS reception. GNSS SAW filter is optimized for low insertion-loss in GNSS band and low return-loss outside it. #### **+** GNSS LNA The integrated LNAs amplifies the GNSS signal to meet RF down converter input threshold. Noise Figure optimized design was implemented to provide maximum sensitivity. #### **+** TCXO Highly stable 26 MHz oscillator controls the down conversion process in RF block of the GNSS SoC. Characteristics of this component are important factors for higher sensitivity, shorter TTFF and better navigation stability. #### **TRIC crystal** Tuning fork quartz crystal with very tight specifications is necessary for maintaining Hot Start and Warm Start capabilities of the module. #### **RF** Shield RF enclosure avoids external interference from compromising sensitive circuitry inside the module. RF shield also blocks module's internal high frequency emissions from being radiated. # **+** SiRFstarV<sup>™</sup> 5e GNSS SoC CSR 5e is a 5-th generation SiRFstar<sup>™</sup> product. It is a hybrid positioning processor that combines GPS, GLONASS, SBAS and MEMS sensor data to provide a high performance navigation solution. SiRFstarV<sup>™</sup> 5e is a full SoC built on a low-power RF CMOS single-die, incorporating GNSS RF, GNSS baseband, integrated navigation solution software and ARM<sup>®</sup> processor. FIGURE 2 – SiRFstarV™ 5e GNSS SoC BLOCK DIAGRAM #### SiRFstarV<sup>™</sup> 5e SoC includes the following units: - → GNSS radio subsystem containing single input dual receive paths for concurrent GPS and GLONASS, harmonic-reject double balanced mixer, fractional-N synthesizer, integrated self-calibrating filters, IF VGA with AGC, high-sample rate ADCs with adaptive dynamic range. - → Measurement subsystem including DSP core for GNSS signals acquisition and tracking, interference scanner and detector, wideband and narrowband interference removers, multipath and cross-correlation detectors, dedicated DSP code ROM and DSP cache RAM. - → Measurement subsystem interfaces GNSS radio subsystem. - → Navigation subsystem comprising ARM7® microprocessor system for position, velocity and time solution, program ROM, data RAM, cache and patch RAM, MEMS sensor driver, SPI flash driver, host interface UART, SPI and I²C drivers. - → Navigation subsystem interfaces measurement subsystem. - → Auxiliary subsystem containing RTC block and health monitor, temperature sensor for reference clock compensation, battery-backed SRAM for satellite data storage, voltage supervisor with POR, PLL controller, GPIO controller, 48-bit RTC timer and alarms, CPU watchdog monitor. - + Auxiliary subsystem interfaces navigation subsystem, PLL and PMU subsystems. - → PMU subsystem containing voltage regulators for RF and baseband domains. # 13. ELECTRICAL SPECIFICATIONS # 13.1. ABSOLUTE MAXIMUM RATINGS Stresses exceeding Absolute Maximum Ratings may damage the device. | PARAMETER | | SYMBOL | MIN | MAX | UNIT | | |-----------------------|---------------------------|-------------------------|-----------------------|-------|-------|-----| | Power Supply Volt | age | | Vcc | -0.30 | +2.20 | V | | Power Supply Curi | rent <sup>1</sup> | | Icc | | 150 | mA | | I/O Voltage | | | Vio | -0.30 | +3.65 | V | | I/O Source/Sink Cu | urrent | | lio | -4 | +4 | mA | | | I/O node | HBM <sup>2</sup> method | V <sub>IO(ESD)</sub> | -2000 | +2000 | V | | ESD Rating | I/O pads | CDM <sup>3</sup> method | | -400 | +400 | V | | | RF input pad | HBM <sup>2</sup> method | V <sub>RF</sub> (ESD) | -2000 | +2000 | > | | RF Input Power | f <sub>IN</sub> = 1560MHz | ÷1630MHz | $P_{RF}$ | | 0 | dBm | | | f <sub>IN</sub> <1560MHz, | >1630MHz | | | 0 | dBm | | Power Dissipation | | | P <sub>D</sub> | | 350 | mW | | Operating Temperature | | | Тамв | -40 | +85 | °C | | Storage Temperature | | | T <sub>ST</sub> | -55 | +125 | °C | | Lead Temperature | 24 | | T <sub>LEAD</sub> | | +245 | °C | TABLE 3 – ABSOLUTE MAXIMUM RATINGS - 1. Inrush current of up to 150mA for about 20 $\mu s$ duration. - 2. Human Body Model (HBM) contact discharge per EIA/JEDEC JESD22-A114D. - 3. Charged Device Model (CDM) contact discharge per JEDEC EIA/JESD22-C101. - 4. Lead temperature at 1mm from case for 10s duration. #### 13.2. RECOMMENDED OPERATING CONDITIONS Exposure to stresses above the Recommended Operating Conditions may affect device reliability. | PARAMETER | SYMBOL | MODE / PAD | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|------------------------|----------------------------|---------------------------------|----------------------|-------|-------|------| | Power supply voltage | Vcc | Vcc | | +1.71 | +1.80 | +1.89 | V | | | | Acquisition | GPS | | 45 | | mA | | | | Acquisition | GPS+GLONASS | | 55 | | mA | | | | Tracking - | GPS | | 40 | | mA | | | | Tracking | GPS+GLONASS | | 50 | | mA | | Power Supply Current <sup>1</sup> | Icc | ATP™ Tracking <sup>2</sup> | | | 8 | | mA | | | | CPU only <sup>3</sup> | | | 15 | | mA | | | | Standby <sup>3</sup> | | | | 0.1 | mA | | | | PTF™ <sup>4</sup> | | | 0.45 | | mA | | | | Hibernate | | | 50 | 54 | μΑ | | Input Voltage Low State | V <sub>IL</sub> | | | -0.30 | | +0.40 | V | | Input Voltage High State | V <sub>IH</sub> | | | 0.70·V <sub>CC</sub> | | +3.60 | V | | Output Voltage Low State | V <sub>OL</sub> | | $I_{OL} = 2mA$ | | | +0.40 | V | | Output Voltage High State | Vон | | I <sub>OH</sub> = -2mA | 0.75·Vcc | | | V | | Input Capacitance | C <sub>IN</sub> | GPIO - | | | 5 | | pF | | Internal Dull up Desistans | D | GPIO | | 0.11 | 1.00 | 2.75 | ΜΩ | | Internal Pull-up Resistors | R <sub>PU</sub> | | GPIO1, GPIO2 | | | 2.2 | kΩ | | Internal Pull-down Resistor | R <sub>PD</sub> | | | 0.11 | 1.00 | 2.80 | ΜΩ | | Input Leakage Current | I <sub>IN(leak)</sub> | | $V_{\text{IN}}$ = 1.8V or 0V | -10 | | +10 | μΑ | | Output Leakage Current | I <sub>OUT(leak)</sub> | | $V_{OUT} = 1.8V \text{ or } 0V$ | -10 | | +10 | μΑ | | Input Impedance | Z <sub>IN</sub> | | f _ 1575 55411- | | 50 | | Ω | | Input Return Loss | R <sub>LIN</sub> | DE Innut | f <sub>IN</sub> = 1575.5MHz | -7 | | | dB | | Input Power Range | P <sub>IN</sub> | RF Input | GPS or GLONASS | -167 | | | dBm | | Input Frequency Range | f <sub>IN</sub> | ] [ | | 1560 | | 1620 | MHz | | Operating Temperature <sup>5</sup> | Тамв | | | -40 | +25 | +85 | °C | | Storage Temperature | T <sub>ST</sub> | | | -55 | +25 | +125 | °C | | Relative Humidity <sup>6</sup> | R <sub>H</sub> | | Т <sub>АМВ</sub> | 5 | | 95 | % | TABLE 4 – RECOMMENDED OPERATING CONDITIONS - $1. \quad \text{Typical values under conducted signal conditions of -130dBm and ambient temperature of +25 °C.}$ - 2. ATP™ mode 200:1 (200ms on-time, 1s period), R01 standard ordering option, GPS-only tracking. - 3. Transitional states of ATP™ power saving mode. - 4. PTF™ mode 30:30 (30s max. on-time 18s typical, 30m period), R01 standard ordering option, GPS-only tracking. - 5. Longer TTFF is expected while operating below -30°C to -40°C. - 6. Relative Humidity is within Operating Temperature range. # 14. PERFORMANCE #### 14.1. ACQUISITION TIME TTFF (Time To First Fix) – is the period of time from the module's power-up till position estimation. #### **14.1.1. HOT START** Hot Start results either from a software reset after a period of continuous navigation or a return from a short idle period that was preceded by a period of continuous navigation. During Hot Start all critical data (position, velocity, time, and satellite ephemeris) is valid to the specified accuracy and available in RAM. # 14.1.2. SIGNAL REACQUISITION Reacquisition follows temporary blocking of GNSS signals. Typical reacquisition scenario includes driving through tunnel. #### **14.1.3. AIDED START** Aided Start is a method of effectively reducing TTFF by providing valid satellite ephemeris data. Aiding can be implemented using Ephemeris Push™, CGEE™ or SGEE™. #### **14.1.4. WARM START** Warm Start typically results from user-supplied position and time initialization data or continuous RTC operation with an accurate last known position available in RAM. In this state position and time data are present and valid, but satellite ephemeris data validity has expired. #### **14.1.5. COLD START** Cold Start occurs when satellite ephemeris data, position and time data are unknown. Typical Cold Start scenario includes first power application. | OPERATION <sup>1</sup> | MODE | VALUE | UNIT | |------------------------|---------------|-------|------| | Hot Start | | < 1 | S | | Aided Start | < 10 | S | | | Wayne Charl | GPS + GLONASS | < 26 | S | | Warm Start | GPS | < 32 | S | | Cold Choub | GPS + GLONASS | < 27 | S | | Cold Start | GPS | < 35 | S | | Signal Reacquisition | < 1 | S | | TABLE 5 – ACQUISITION TIME - 1. EVK is 24-hrs. static under signal conditions of -130dBm and ambient temperature of +25 $^{\circ}$ C. - 2. Outage duration $\leq$ 30s. #### 14.2. SENSITIVITY #### **14.2.1. TRACKING** Tracking is an ability of receiver to maintain valid satellite ephemeris data. During tracking receiver may stop output valid position solutions. Tracking sensitivity defined as minimum GPS signal power required for tracking. #### 14.2.2. REACQUISITION Reacquisition follows temporary blocking of GPS signals. Reacquisition sensitivity defined as minimum GPS signal power required for reacquisition. #### 14.2.3. NAVIGATION During navigation receiver consequently outputs valid position solutions. Navigation sensitivity defined as minimum GPS signal power required for reliable navigation. #### 14.2.4. HOT START Hot Start sensitivity defined as minimum GPS signal power required for valid position solution under Hot Start conditions. #### **14.2.5. AIDED START** Aided Start sensitivity defined as minimum GPS signal power required for valid position solution following aiding process. #### **14.2.6. COLD START** Cold Start sensitivity defined as minimum GPS signal power required for valid position solution under Cold Start conditions, sometimes referred as ephemeris decode threshold. | OPERATION <sup>1</sup> | MODE | VALUE | UNIT | |----------------------------|---------|-------|------| | Tracking | GPS | -167 | dBm | | Tracking | GLONASS | -165 | dBm | | Naviastian | GPS | -164 | dBm | | Navigation | GLONASS | -164 | dBm | | Reacquisition <sup>4</sup> | | -162 | dBm | | Hot Start <sup>4</sup> | | -160 | dBm | | Aided Start <sup>5</sup> | | -156 | dBm | | Cold Start | GPS | -148 | dBm | TABLE 6 – SENSITIVITY - 1. EVK is static, ambient temperature is $+25\,^{\circ}$ C, RF signals are conducted. - 2. R01 Dual-stage LNA standard ordering option. - 3. Outage duration $\leq$ 30s. - 4. Hibernate state duration $\leq 5m$ . - 5. Aiding using Broadcast Ephemeris (Ephemeris Push™) or Extended Ephemeris (CGEE™ or SGEE™). #### 14.3. POWER CONSUMPTION | OPERATION <sup>1</sup> | PERATION <sup>1</sup> MODE | | | UNIT | |------------------------|----------------------------|-----------------------------------------|------|------| | A i - i - i | | GPS | 81 | mW | | Acquisition | | GPS + GLONASS | 99 | mW | | - ·· | | GPS | 72 | mW | | Tracking GPS + GLONASS | | 90 | mW | | | Low Power Tracking | | ATP™ Tracking³ | | mW | | | | PTF™ <sup>4</sup> | 0.81 | mW | | | | 5m Hibernate: 10s tracking <sup>6</sup> | 4 | mW | | | 90 | μW | | | TABLE 7 – POWER CONSUMPTION - 1. Typical values under conducted signal conditions of -130dBm and ambient temperature of +25 $^{\circ}$ C. - 2. R01 Dual-stage LNA standard ordering option. - 3. ATP™ mode 200:1 (200ms on-time, 1s period), R01 standard ordering option, GPS-only tracking. - 4. PTF™ mode 30:30 (30s max. on-time 18s typical, 30m period), R01 standard ordering option, GPS-only tracking. #### 14.4. ACCURACY | PARAMETER | | FORMAT | MODE | VALUE | UNIT | |-----------------------|-------------|----------------|---------------|--------|------| | | | | GPS + GLONASS | < 1.5 | m | | | | CEP (50%) | GPS + SBAS | < 2.0 | m | | | Horizontol | | GPS | < 2.5 | m | | | Horizontal | | GPS + GLONASS | < 3.0 | m | | | | 2dRMS (95%) | GPS + SBAS | < 4.0 | m | | Docition1 | | | GPS | < 5.0 | m | | Position <sup>1</sup> | Vertical | VEP (50%) | GPS + GLONASS | < 2.5 | m | | | | | GPS + SBAS | < 3.5 | m | | | | | GPS | < 4.0 | m | | | | | GPS + GLONASS | < 5.0 | m | | | | 2dRMS (95%) | GPS + SBAS | < 6.5 | m | | | | | GPS | < 7.5 | m | | Velocity <sup>2</sup> | over ground | 50% of samples | | < 0.01 | m/s | | Heading | to north | 50% of samples | | < 0.01 | ٥ | | Time <sup>1</sup> | | RMS jitter | 1 PPS | ≤ 30 | ns | TABLE 8 – ACCURACY #### Notes: - 1. Module is static under signal conditions of -130dBm, ambient temperature is +25°C. - 2. EVK is 24-hrs. static, ambient temperature is +25°C. - 3. Speed over ground $\leq$ 30m/s. # **14.5. DYNAMIC CONSTRAINS** | PARAMETER | Metric | Imperial | | |------------------------------------|--------------------|-------------------------|--| | Velocity and Altitude <sup>1</sup> | 515m/s and 18,288m | 1,000knots and 60,000ft | | | Velocity | 600m/s | 1,166knots | | | Altitude | -500m to 24,000m | -1,640ft to 78,734ft | | | Acceleration | 4g | | | | Jerk | 5m/s³ | | | TABLE 9 - DYNAMIC CONSTRAINS #### Note: 1. Standard dynamic constrains according to regulatory limitations. # 15. POWER MANAGEMENT #### 15.1. POWER STATES #### 15.1.1. FULL POWER ACQUISITION ORG4572-R01 module stays in Full Power Acquisition state until a reliable position solution is made. Switching to GPS-only mode turns off GLONASS RF block lowering power consumption. #### 15.1.2. FULL POWER TRACKING Full Power Tracking state is entered after a reliable position solution is achieved. During this state the processing is less intense compared to Full Power Acquisition, therefore power consumption is lower. Full Power Tracking state with navigation update rate at 5Hz consumes more power compared to default 1Hz navigation. #### 15.1.3. CPU ONLY CPU Only is the transitional state of ATP™ power saving mode when the RF and DSP sections are partially powered off. This state is entered when the satellites measurements have been acquired, but navigation solution still needs to be computed. #### 15.1.4. STANDBY Standby is the transitional state of ATP™ power saving mode when RF and DSP sections are completely powered off and baseband clock is stopped. #### **15.1.5. HIBERNATE** ORG4572-R01 module boots into Hibernate state after power supply applied. During this state RF, DSP and baseband sections are completely powered off leaving only RTC and Battery-Backed RAM running. ORG4572-R01 will perform Hot Start if stayed in Hibernate state less than 4 hours from last valid position solution. #### 15.2. BASIC POWER SAVING MODE Basic power saving mode is elaborating host in straightforward way for controlling transfers between Full Power and Hibernate states. Current profile of this mode has no hidden cycles of satellite data refresh. Host may condition transfers by tracking duration, accuracy, satellites in-view or other parameters. #### 15.3. SELF MANAGED POWER SAVING MODES Multi Spider module has several self-managed power saving modes tailored for different use cases. These modes provide several levels of power saving with degradation level of position accuracy. Initial operation in Full Power state is a prerequisite for accumulation of satellite data determining location, fine time and calibration of reference clocks. #### **15.3.1.** ADAPTIVE TRICKLE POWER (ATP™) ATP™ is best suited for applications that require navigation solutions at a fixed rate as well as low power consumption and an ability to track weak signals. This power saving mode provides the most accurate position among self-managed modes. In this mode module is intelligently cycled between Full Power state, CPU Only state consuming 15mA and Standby state consuming $\leq 0.1$ mA, therefore optimizing current profile for low power operation. ATP™ period that equals navigation solution update can be 1 second to 10 seconds. On-time including Full Power Tracking and CPU Only states can be 200ms to 900ms. FIGURE 3 - ATP™ TIMING #### **15.3.2. PUSH TO FIX (PTF™)** PTF<sup>™</sup> is best suited for applications that require infrequent navigation solutions. In this mode ORG4572-R01 module is mostly in Hibernate state, drawing $\leq$ 54 $\mu$ A of current, waking up for satellite data refresh in fixed periods of time. PTF<sup>™</sup> period can be anywhere between 10 seconds and 2 hours. Host can initiate an instant position report by toggle the ON\_OFF pad to wake up the module. During fix trial module will stay in Full Power state until good position solution is estimated or pre-configured timeout for it has expired. FIGURE 4 – PTF™ TIMING #### **15.3.3. ADVANCED POWER MANAGEMENT (APM™)** APM™ mode is designed for Aided-GPS wireless applications. APM<sup>™</sup> allows power savings while ensuring that the **Q**uality **o**f the **S**olution (QoS) in maintained when signals level drop. In APM™ mode the module is intelligently cycled between Full Power and Hibernate states. In addition to setting the position report interval, a QoS specification is available that sets allowable error estimates and selects priorities between position report interval and more power saving. User may select between Duty Cycle Priority for more power saving and Time Between Fixes (TBF) priority with defined or undefined maximum horizontal error. TBF range is from 10s to 180s between fixes, Power Duty Cycle range is between 5% to 100%. Maximum position error is configurable between 1 to 160m. The number of APM™ fixes is configurable up to 255 or set to continuous. FIGURE 5 - APM™ TIMING - 1. GPS signal level drops (e.g. user walks indoor). - 2. Lower signal results in longer ON time. To maintain Duty Cycle Priority, OFF time is increased. - 3. Lower signal means missed fix. To maintain future TBFs module goes Full Power state until signal levels improve. # 16. EXTENDED FEATURES # **16.1. ALMANAC BASED POSITIONING (ABP™)** With ABP™ mode enabled, the user can get shorter Cold Start TTFF as tradeoff with position accuracy. The reported position in this case is an indication only – hundreds of meters circular error probability. It is not recommended to use ABP™ in applications which demand precise position. When no sufficient ephemeris data is available to calculate an accurate solution, a coarse solution will be provided where the position is calculated based on one or more of the GPS satellites, having their states derived from the almanac data. Data source for ABP™ may be either stored factory almanac, broadcasted or pushed almanac. #### 16.2. ACTIVE JAMMER DETECTOR AND REMOVER Jamming Detector is embedded DSP software block that detects interference signals in GPS L1 and GLONASS L1 band. Jamming Remover is additional DPS software block that sort-out Jamming Detector output mitigating up to 8 interference signals of Continuous Wave (CW) type up to 80dB-Hz each. FIGURE 6 - ACTIVE JAMMER DETECTOR FREQUENCY PLOT # **16.3. CLIENT GENERATED EXTENDED EPHEMERIS (CGEE™)** CGEE™ feature allows shorter TTFFs by providing predicted (synthetic) ephemeris files created within a non-networked host system from previously received satellite ephemeris data. The prediction process requires good receipt of broadcast ephemeris data for all satellites. EE files created this way are good for up to 3 days and then expire. CGEE™ feature requires avoidance of power supply removal. CGEE™ data files are stored and managed by host. # **16.4. SERVER GENERATED EXTENDED EPHEMERIS (SGEE™)** SGEE™ enables shorter TTFFs by fetching Extended Ephemeris (EE) file downloaded from web server. Host is initiating periodic network sessions of EE file downloads, storage and provision to module. There is one-time charge for set-up, access to OriginGPS EE distribution server and end-end testing for re-distribution purposes, or there is a per-unit charge for each module within direct SGEE™ deployment. GPS EE files are provided with look-ahead of 1, 3, 7, 14 or 31 days. GLONASS EE files are provided with look-ahead of 1, 3, 7 or 14 days. # 17. INTERFACE # **17.1. PAD ASSIGNMENT** | PAD | NAME | | FUNCTION | | | |-----|--------|-------------------------------------------------------------|---------------------------|-----------------------|----------------| | 1 | GND | | RF Ground | | Power | | 2 | RF_IN | | Antenna Signal Input | | Analog Input | | 3 | GND | | RF Ground | | Power | | 4 | WAKEUP | | Power Status | | Output | | 5 | RESET | | Asynchronous Reset | | Input | | 6 | CTS | Interface Select 1 | UART Clear To Send | SPI Clock | Bi-directional | | 7 | RTS | Interface Select 2 | UART Ready To Send | SPI Chip Select | Bi-directional | | 8 | RX | UART Receive | SPI Data In | I <sup>2</sup> C Data | Bi-directional | | 9 | ON_OFF | Power State Control | | | Input | | 10 | 1PPS | UTC Time Mark | | Output | | | 11 | TX | UART Transmit SPI Data Out I <sup>2</sup> C Clock | | Bi-directional | | | 12 | Vcc | System Power | | | Power | | 13 | NC | Not Connected | | | | | 14 | GND | | System Ground | | Power | | 15 | GPIO1 | Baud Rate Select 1 | Aux I <sup>2</sup> C Data | Aux SPI Data In | Bi-directional | | 16 | GPIO2 | Baud Rate Select 2 Aux I <sup>2</sup> C Clock Aux SPI Clock | | Bi-directional | | | 17 | NC | Not Connected | | | | | 18 | NC | Not Connected | | | | | 19 | GPIO3 | Aux SPI Chip Select | | | Output | | 20 | GPIO4 | | Aux SPI Data Out | | Output | TABLE 10 - PIN-OUT # BOTTOM VIEW 18 5 6 7 8 19 3 10 10 2 11 17 16 15 14 13 20 FIGURE 7 – PAD ASSIGNMENT #### 17.2. POWER SUPPLY It is recommended to keep the power supply on all the time in order to maintain RTC block active and keep satellite data in RAM for fastest possible TTFF. When $V_{CC}$ is removed settings are reset to factory default and the receiver performs Cold Start on next power up. #### 17.2.1. V<sub>CC</sub> V<sub>CC</sub> is 1.8V ±5% DC and must be provided from regulated power supply. Inrush current is up to 150mA for about 20 $\mu$ s duration, $V_{CC}$ can be dropped down to 1.66V. Typical I<sub>CC</sub> during acquisition is 55mA on R01 standard ordering option. Lower acquisition current is possible disabling GLONASS radio path by software command. During tracking the processing is less intense compared to acquisition, therefore power consumption is lower. Maximum $I_{CC}$ current in Hibernate state is 54 $\mu$ A, while all I/O lines externally held in Hi-Z state. Output capacitors are critical when powering ORG4572-R01 from switch-mode power supply. Filtering is important to manage high alternating current flows on the power input connection. An additional LC filter on ORG4572-R01 power input may be needed to reduce system noise. The high rate of ORG4572-R01 input current change requires low ESR bypass capacitors. Additional higher ESR output capacitors can provide input stability damping. The ESR and size of the output capacitors directly define the output ripple voltage with a given inductor size. Large low ESR output capacitors are beneficial for low noise. Voltage ripple below 50mV<sub>PP</sub> allowed for frequencies between 100KHz to 1MHz. Voltage ripple below 15mV<sub>PP</sub> allowed for frequencies above 1MHz. Higher voltage ripple may compromise ORG4572-R01 performance. #### 17.2.2. GROUND Ground pads must be connected to host PCB Ground with shortest possible traces or vias. #### **17.3. RF INPUT** RF input impedance is $50\Omega$ , DC blocked up to $\pm 25V$ . Multi Spider ORG4572, supporting active or passive antennas. #### 17.3.1. PASSIVE ANTENNA R01 standard ordering option incorporating dual-stage LNA is highly recommended for design with passive antenna, due to it's ultimate sensitivity. Short trace of $50\Omega$ controlled impedance should conduct GNSS signal from antenna to RF\_IN pad. In design with passive antenna attention should be paid on antenna layout. #### 17.3.2. ACTIVE ANTENNA Active antenna net gain including conduction losses should not exceed +25dB. DC bias voltage for active antenna can be externally applied on RF IN trace through bias-T. DC bias voltage can be controlled by WAKEUP output through MOSFET or load switch. In design with external LNA power enable can be controlled by ORG4572-R01 WAKEUP output that by following module's power states assists reducing overall system current consumption. #### 17.4. CONTROL INTERFACE #### 17.4.1. ON\_OFF ON\_OFF input is used to switch ORG4572-R01 between different power states: - → While in Hibernate state, an ON OFF pulse will initiate transfer into Full Power state. - **+** While in ATP<sup>™</sup> mode, an ON OFF pulse will initiate transfer into Full Power state. - **+** While in PTF™ mode, an ON OFF pulse will initiate one PTF™ request. - ★ While in Full Power state, an ON\_OFF pulse will initiate orderly shutdown into Hibernate state. FIGURE 8 - ON\_OFF TIMING ON\_OFF detector set requires a rising edge and high logic level that persists for at least 100µs. ON\_OFF detector reset requires ON\_OFF asserted to low logic level for at least 100µs. Recommended ON\_OFF Low-High-Low pulse length is 100ms. ON OFF pulses with less than 1s intervals are not recommended. Multiple switch bounce pulses are recommended to be filtered out. Pull-down resistor of $10k\Omega$ -33k $\Omega$ is recommended to avoid accidental power mode change. ON OFF input is tolerable up to 3.6V. Do not drive high permanently or pull-up this input. This line must be connected to host. #### 17.4.2. WAKEUP WAKEUP output from ORG4572-R01 is used to indicate power state. A low logic level indicates that the module is in one of its low-power states - Hibernate or Standby. A high logic level indicates that the module is in Full Power state. In addition WAKEUP output can be used to control auxiliary devices. Wakeup output is LVCMOS 1.8V compatible. Do not connect if not in use. #### 17.4.3. **RESET** Power-on-Reset (POR) sequence is generated internally. In addition, external reset is available through $\overline{\text{RESET}}$ pad. Resetting ORG4572-R01 clears the state machine of self-managed power saving modes to default. RESET signal should be applied for at least 1µs. RESET input is active low and has internal pull-up resistor of $1M\Omega$ . Do not drive this input high. Do not connect if not in use. #### 17.4.4. 1PPS Pulse-Per-Second (PPS) output provides a pulse signal for timing purposes. PPS output starts when 3D position solution has been obtained using 5 or more GNSS satellites. PPS output stops when 3D position solution is lost. Pulse length (high state) is 200ms with rising edge is less than 30ns synchronized to UTC epoch. The correspondent UTC time message is generated and put into output FIFO 300ms after the PPS signal. The exact time between PPS and UTC time message delivery depends on message rate, message queue and communication baud rate. 1PPS output is LVCMOS 1.8V compatible. Do not connect if not in use. #### **17.5. DATA INTERFACE** ORG4572-R01 module has 3 types of interface ports to connect to host - UART, SPI or $I^2C$ – all multiplexed on a shared set of pads. At system reset host port interface lines are disabled, so no conflict occurs. Logic values on $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ are read by the module during startup and define host port type. External resistor of $10k\Omega$ is recommended. Pull-up resistor is referenced to 1.8V. | PORT TYPE | CTS | RTS | |------------------|--------------------|--------------------| | UART | External pull-up | Internal pull-up | | SPI (default) | Internal pull-down | Internal pull-up | | I <sup>2</sup> C | Internal pull-down | External pull-down | TABLE 11 – HOST INTERFACE SELECT #### 17.5.1. UART Multi Spider ORG4572-R01 has a standard UART port: - TX used for GNSS data reports. Output logic high voltage level is LVCMOS 1.8V compatible. - **Triangle 1.45V** RX used for receiver control. Input logic high voltage level is 1.45V tolerable up to 3.6V. - ◆ UART flow control using CTS and RTS lines is disabled by default. Can be turned on by sending OSP® Message ID 178, Sub ID 2 input command. #### 17.5.2. UART BAUD RATE AND PROTOCOL SELECTION Logic values on GPIO1 and GPIO2 are read by the module during startup and define UART baud rate and protocol. Internal pull-up resistors set default protocol to NMEA @ 4,800bps. Those resistors are $2.2k\Omega$ each and referenced to 1.8V. External straps of $\Omega\Omega$ , or temporary assertions prior to startup can be used to override defaults. | PROTOCOL | BAUD RATE | GPIO1 | GPIO2 | |----------------|-----------------|------------------|------------------| | NMEA (default) | 4,800 (default) | Internal pull-up | Internal pull-up | | NMEA | 9,600 | Internal pull-up | External strap | | NMEA | 38,400 | External strap | Internal pull-up | | OSP® | 115,200 | External strap | External strap | TABLE 12 - UART BAUD RATE AND PROTOCOL SELECT # 17.5.3. SPI SPI host interface features are: - → Slave SPI Mode 1, supports clock up to 6.8MHz. - **★** RX and TX have independent 2-byte idle patterns of '0xA7 0xB4'. - TX and RX each have independent 1024 byte FIFO buffers. - TX FIFO is disabled when empty and transmits its idle pattern until re-enabled. - RX FIFO detects a software specified number of idle pattern repeats and then disables FIFO input until the idle pattern is broken. - **FIFO** buffers can generate an interrupt at any fill level. - → SPI detects synchronization errors and can be reset by software. - → Output is LVCMOS 1.8V compatible. Inputs are tolerable up to 3.6V. #### 17.5.4. I<sup>2</sup>C I<sup>2</sup>C host interface features are: → I<sup>2</sup>C Multi-Master Mode - module initiates clock and data, operating speed 400kbps. - → Individual transmit and receive FIFO length of 64 bytes. - → I<sup>2</sup>C host interface mode can be switched slave (Multi-master default), clock rate can be switched 100KHz (default 400KHz), address can be changed (default 0x62 for TX FIFO and 0x60 for RX FIFO) by sending OSP® Message ID 178, Sub ID 2 input command. - $\bullet$ SCL and SDA are pseudo open-drain lines, therefore require external pull-up resistors of 2.2kΩ to 1.8V, or 3.3kΩ to 3.3V. - → Please review the I2C Appendix at the last page. #### 17.6. SMART SENSORS INTERFACE MEMS sensors connected to an auxiliary $I^2C$ bus provide support for contextual awareness. $I^2C$ bus comprises of 2 pads – GPIO1 and GPIO2, both are pseudo open-drain therefore requiring external pull-up resistors. FIGURE 9 - SMART SENSORS INTERFACE ORG4572-R01 acts as I<sup>2</sup>C Master and sensor devices function in Slave mode at speed of 400kbps. This provides a very low latency data pipe for the critical sensor data so that it can be used in the Navigation Library and Kalman filter to enhance navigation performance. MEMS algorithms perform a sensor data fusion with GNSS signal measurements. GNSS measurements can be used to calibrate MEMS sensors during periods of satellite navigation. MEMS sensors can augment GNSS measurements, making those more accurate under degraded satellite signal conditions and challenging dynamics. MEMS data can be output to other subsystems in the platform over host serial interface. #### 17.7. FLASH MEMORY INTERFACE Flash memory connected to an auxiliary SPI bus provides storage support for smart data logger, system aiding data and firmware patch updates. SPI bus comprises of 4 pads – GPIO1, GPIO2, GPIO3 and GPIO4. ORG4572-R01 acts as SPI Master while SPI flash memory functions in Slave mode. ORG4572-R01 supports 4Mbit and 8Mbit SPI flash memory ICs from specified manufacturers. # 17.7.1. DATA LOGGER SUPPORT ORG4572-R01 can log data waypoints to SPI flash memory autonomously or under host control. Features of data logger include: - → Ability to log based on time interval and/or when distance or speed thresholds are exceeded. - ★ Control over logging continuously or until available memory is full. - + Control over which data is logged, including time, position, altitude, speed and accuracy. - Access to status information on how much memory remains. - ★ Commands to clear memory and download data. #### 17.7.2. AIDING DATA STORAGE SUPPORT ORG4572-R01 can store CGEE™ and SGEE™ aiding data to SPI flash memory: - **+** 4Mbit memory supports up to 7 days of SGEE™ for GPS and GLONASS satellites. - **★** 8Mbit memory supports up to 31 days of SGEE<sup>™</sup> for GPS and 14 days for GLONASS. #### 17.7.3. PATCH UPDATE SUPPORT Patch updates may be provided from time to time to address ROM firmware issues as a method of performance improvement. Host controller is managing load and application of patch updates. Patch files may be up to 128KB in size. # 18. TYPICAL APPLICATION CIRCUIT # **18.1. PASSIVE ANTENNA** FIGURE 10 – PASSIVE ANTENNA REFERENCE SCHEMATICS #### **18.2. ACTIVE ANTENNA** FIGURE 11 – ACTIVE ANTENNA REFERENCE SCHEMATICS # 19. RECOMMENDED PCB LAYOUT #### 19.1. FOOTPRINT FIGURE 12 - FOOTPRINT Ground paddle at the middle should be connected to main Ground plane by multiple vias. Ground paddle at the middle must be solder masked. Silk print of module's outline is highly recommended for SMT visual inspection. # **TOP VIEW** FIGURE 13 - MODULE HOSTED ON FOOTPRINT # **19.2. HOST PCB** FIGURE 14 – HOST PCB # **19.3. RF TRACE** FIGURE 15 – TYPICAL MICROSTRIP PCB TRACE ON FR-4 SUBSTRATE #### 19.4. PCB STACK-UP FIGURE 16 - TYPICAL PCB STACK-UP #### 19.5. PCB LAYOUT RESTRICTIONS Switching and high-speed components, traces and vias must be kept away from ORG4572-R01 module. Signal traces to/from module should have minimum length. Recommended minimal distance from adjacent active components is 3mm. Ground pads must be connected to host PCB Ground with shortest possible traces or vias. In case of tight integration constrain or co-location with adjacent high speed components like CPU or memory, high frequency components like transmitters, clock resonators or oscillators, LCD panels or CMOS image sensors, contact OriginGPS for application specific recommendations. # **20. DESIGN CONSIDERATIONS** #### **20.1. ANTENNA** Antennas for GPS and GLONASS have a wider bandwidth than pure GPS antennas. Some wideband antennas may not have a good axial ratio to block reflections of RHCP GPS and GLONASS signals. These antennas have lower rejection of multipath reflections and tend to degrade the overall performance of the receiver. #### **20.1.1. PASSIVE ANTENNA** Design with passive antenna requires RF layout skills and can be challenging. #### **20.1.2. ACTIVE ANTENNA** While designing with active antenna consider using WAKEUP output to control auxiliary DC bias. #### 20.2. RF Multi Spider ORG4572-R01 operates with received signal levels down to -167dBm and can be affected by high absolute levels of RF signals, moderate levels of RF interference near the GNSS bands and by low-levels of RF noise in the GNSS band. RF interference from nearby electronic circuits or radio transmitters can contain enough energy to desensitize ORG4572. These systems may also produce levels of energy outside of GNSS band, high enough to leak through RF filters and degrade the operation of the radios in ORG4572. This issue becomes more critical in small products, where there are industrial design constraints. In that environment, transmitters for Wi-Fi, Bluetooth, RFID, cellular and other radios may have antennas physically close to the GNSS receiver antenna. To prevent degraded performance of ORG4572, OriginGPS recommends performing EMI/jamming susceptibility tests for radiated and conducted noise on prototypes and assessing risks of other factors. Contact OriginGPS for application specific recommendations and design review services. # 21. OPERATION When power is first applied, ORG4572-R01 goes into a Hibernate state while integrated RTC starts and internal Finite State Machine (FSM) sequences though to "Ready-to-Start" state. Host is not required to control external master reset since module's internal reset circuitry handles detection of power application. ORG4572-R01 will transform automatically from "Ready-to-Start" state to a working state without any input. It is not required to toggle the On\_Off pin in order to start the module. Since integrated RTC startup times are variable, host is required either to wait for a fixed interval or to monitor a short Low-High-Low pulse on WAKEUP output that indicates FSM "Ready-to-Start" state. Another option is to repeat a pulse on the ON\_OFF input every second until the module starts by either detecting a stable logic high level on WAKEUP output or neither generation of UART messages. #### **21.1. STARTING THE MODULE** A pulse on the ON\_OFF input line when FSM is ready and in startup-ready state, Hibernate state, standby state, will command the module to start. FIGURE 17 – ON\_OFF TIMING ON\_OFF detector set requires a rising edge and high logic level that persists for at least $100\mu s$ . ON\_OFF detector reset requires ON\_OFF asserted to low logic level for at least 100µs. Recommended ON\_OFF Low-High-Low pulse length is 100ms. ON\_OFF pulses with less than 1s intervals are not recommended. FIGURE 18 – START-UP TIMING | SYMBOL | PARAMETER | CONDITION | MIN | TYP | MAX | UNIT | |------------------|-----------------------|--------------|-------------------------------------|-------------------------------------|-------------------------------------|------------------| | f <sub>RTC</sub> | RTC Frequency | +25°C | -20 ppm | 32768 | +20 ppm | Hz | | t <sub>RTC</sub> | RTC Tick | +25°C | | 30.5176 | | μs | | $\Delta T_1$ | RTC Startup Time | | | 300 | | ms | | $\Delta T_0$ | Power Stabilization | | 6·t <sub>RTC</sub> +ΔT <sub>1</sub> | 7·t <sub>RTC</sub> +∆T <sub>1</sub> | 8·t <sub>RTC</sub> +∆T <sub>1</sub> | μs | | $\Delta T_2$ | WAKEUP Pulse | RTC running | | 10 | | <b>t</b> rtc | | $\Delta T_3$ | ON_OFF Low | | 3 | | | <b>t</b> rtc | | ΔΤ4 | ON_OFF High | | 3 | | | <b>t</b> rtc | | $\Delta T_5$ | ON_OFF to WAKEUP high | After ON_OFF | | 6 | | t <sub>RTC</sub> | | $\Delta T_6$ | ON_OFF to ARM boot | After ON_OFF | | 2130 | | <b>t</b> rtc | TABLE 13 - START-UP TIMING #### 21.2. AUTONOMOUS POWER ON Connecting WAKEUP output (pad 4) to ON\_OFF input (pad 9) enables self-start to Full Power state from Ready-To-Start state following boot process. When host data interface is set UART, module will start autonomously transmitting NMEA messages after first power supply application. Further transfers between Full Power and Hibernate states require external logic circuitry combined with serial command. # 21.3. VERIFYING THE MODULE HAS STARTED WAKEUP output will go high indicating ORG4572-R01 has started. System activity indication depends upon selected serial interface. The first message to come out of module is "OK TO SEND" - '\$PSRF150,1\*3E'. #### 21.3.1. UART When active, the module will output NMEA messages at the 4800bps. #### 21.3.2. I<sup>2</sup>C In Multi-Master mode with no bus contention - the module will spontaneously send messages. In Multi-Master mode with bus contention - the module will send messages after the $I^2C$ bus contention resolution process allows it to send. #### 21.3.3. SPI Since ORG4572-R01 is SPI slave device, there is no possible indication of system "ready" through SPI interface. Host must initiate SPI connection approximately 1s after WAKEUP output goes high. #### 21.4. CHANGING PROTOCOL AND BAUD RATE<sup>1</sup> Protocol and baud rate can be changed by NMEA \$PSRF100 serial message. #### 21.5. CHANGING SATELLITE CONSTELLATION<sup>1</sup> Satellite constellations used in position solution can be changed by OSP® Message ID 222 Sub ID 16. #### 21.6. SHUTTING DOWN THE MODULE Transferring ORG4572-R01 from Full Power state to Hibernate state can be initiated in two ways: - **+** By a pulse on ON OFF input. - **★** By OSP® (MID205) serial message. Orderly shutdown process may take anywhere from 10ms to 900ms to complete, depending upon operation in progress and messages pending, and hence is dependent upon serial interface speed and controls. ORG4572-R01 will stay in Full Power state until TX FIFO buffer is emptied. The last message during shutdown sequence is '\$PSRF150,0\*3F'. #### Note: 1. Changes to default firmware settings are volatile and will be discarded at power re-cycle. # 22. FIRMWARE | Power | On State | Hibernate | | | |----------------------|------------------------|----------------------|--|--| | Default | Interface <sup>1</sup> | UART | | | | SPI Dat | a Format | NMEA | | | | UART | Settings | 4,800bps. | | | | UART Da | ata Format | NMEA | | | | I <sup>2</sup> C Se | ettings | Multi-Master 400kbps | | | | I <sup>2</sup> C Dat | a Format | NMEA | | | | Satellite C | onstellation | GPS + GLONASS | | | | | | \$GPGGA @1 sec. | | | | | | \$GNGNS @ 1 sec. | | | | A18.45.4 | | \$GNGSA @ 1 sec. | | | | NMEA I | Viessages — | \$GPGSV @ 5 sec. | | | | | | \$GLGSV @ 5 sec. | | | | | | \$GNRMC @ 1 sec. | | | | | SBAS | OFF | | | | | ABP™ | OFF | | | | | Static Navigation | ON | | | | | Track Smoothing | OFF | | | | | Jammer Detector | ON | | | | | Jammer Remover | OFF | | | | Firmware Defaults | Fast Time Sync | OFF | | | | | Pseudo DR Mode | ON | | | | | Power Saving Mode | OFF | | | | | 3SV Solution Mode | ON | | | | | MEMS Gateway | OFF | | | | | Data Logger | OFF | | | | | 5Hz Update Rate | OFF | | | TABLE 14 – DEFAULT FIRMWARE SETTINGS #### Note: 1. Without external resistors or straps on $\overline{\text{CTS}}$ or $\overline{\text{RTS}}.$ #### 22.1. FIRMWARE UPDATES Firmware updates can be considered exclusively as patches on top of baseline ROM firmware. Those patch updates may be provided from time to time to address ROM firmware issues as a method of performance improvement. Typical patch file size is 24KB. Host controller is initiating load and application of patch update by communicating module's Patch Manager software block allocating 16KB of memory space for patch and additional 8KB for cache. Patch updates are preserved until BBRAM is discarded. Upgrading the Patch is mandatory for stable operation. # 23. HANDLING INFORMATION #### 23.1. MOISTURE SENSITIVITY ORG4572 modules are MSL 3 designated devices according to IPC/JEDEC J-STD-033B standard. Module in sample or bulk package should be baked prior to assembly at 125°C for 48 hours. #### 23.2. ASSEMBLY The module supports automatic pick-and-place assembly and reflow soldering processes. Suggested solder paste stencil is 5 mil to ensure sufficient solder volume. #### 23.3. SOLDERING Reflow soldering of the module always on component side (Top side) of the host PCB according to standard IPC/JEDEC J-STD-020D for LGA SMD. Avoid exposure of ORG4572 to face-down reflow soldering process. FIGURE 19 – RECOMMENDED SOLDERING PROFILE Referred temperature is measured on top surface of the package during the entire soldering process. Suggested peak reflow temperature is 245°C for 30 sec. for Pb-Free solder paste. Actual board assembly reflow profile must be developed individually per furnace characteristics. Reflow furnace settings depend on the number of heating/cooling zones, type of solder paste/flux used, board design, component density and packages used. | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |----------------|----------------------------|-----|-----|-----|------| | T <sub>C</sub> | Classification Temperature | | 245 | | °C | | T <sub>P</sub> | Package Temperature | | | 245 | °C | | TL | Liquidous Temperature | | 217 | | °C | | Ts | Soak/Preheat Temperature | 150 | | 200 | °C | | ts | Soak/Preheat Time | 60 | | 120 | S | | t <sub>L</sub> | Liquidous Time | 60 | | 150 | S | | t <sub>P</sub> | Peak Time | | 30 | | S | TABLE 15 – SOLDERING PROFILE PARAMETERS #### 23.4. CLEANING If flux cleaning is required, module is capable to withstand standard cleaning process in vapor degreaser with the Solvon® n-Propyl Bromide (NPB) solvent and/or washing in DI water. Avoid cleaning process in ultrasonic degreaser, since specific vibrations may cause performance degradation or destruction of internal circuitry. #### **23.5. REWORK** If localized heating is required to rework or repair the module, precautionary methods are required to avoid exposure to solder reflow temperatures that can result in permanent damage to the device. #### 23.6. ESD SENSITIVITY This product is ESD sensitive device and must be handled with care. #### 23.7. SAFETY INFORMATION Improper handling and use can cause permanent damage to the product. #### 23.8. DISPOSAL INFORMATION This product must not be treated as household waste. For more detailed information about recycling electronic components contact your local waste management authority. # 24. MECHANICAL SPECIFICATIONS - → ORG4572 module has miniature LGA SMD packaging sized 7mm x 7mm. - + ORG4572 built on a PCB assembly enclosed with metallic RF shield box. - → On bottom side there are 16+4 SMT pads with Cu base and ENIG plating. - → ORG4572 module supports automated pick and place assembly and reflow soldering processes. FIGURE 20 - MECHANICAL DRAWING | Dimension | Length | Width | Height | Wei | ght | |-----------|----------------------|----------------------|----------------------|-----|------| | mm | 7.00 +0.20/ -0.05 | 7.00 +0.20/ -0.05 | 1.4 +0.2/ -0.05 | gr | 0.2 | | inch | 0.276 +0.008/ -0.002 | 0.276 +0.008/ -0.002 | 0.055 +0.008/ -0.002 | OZ | 0.01 | TABLE 16 - MECHANICAL SUMMARY # 25. COMPLIANCE The following standards are applied on the production of ORG4572 modules: - → IPC-6011/6012 Class2 for PCB manufacturing - → IPC-A-600 Class2 for PCB inspection - → IPC-A-610D Class2 for SMT acceptability ORG4572 modules are manufactured in ISO 9001:2008 accredited facilities. ORG4572 modules are manufactured in ISO 14001:2004 accredited facilities. ORG4572 modules are manufactured in OHSAS 18001:2007 accredited facilities. ORG4572 modules are designed, manufactured and handled in compliance with the Directive 2011/65/EU of the European Parliament and of the Council of June 2011 on the Restriction of the use of certain Hazardous Substances in electrical and electronic equipment, referred as RoHS II. ORG4572 modules are manufactured and handled in compliance with the applicable substance bans as of Annex XVII of Regulation 1907/2006/EC on Registration, Evaluation, Authorization and Restriction of Chemicals including all amendments and candidate list issued by ECHA, referred as REACH. ORG4572 modules comply with the following EMC standards: - **★** EU CE EN55022:06+A1(07), Class B - + US FCC 47CFR Part 15:09, Subpart B, Class B - → JAPAN VCCI V-3/2006.04 # 26. PACKAGING AND DELIVERY #### **26.1. APPEARANCE** ORG4572 modules are delivered in reeled tapes for automatic pick and place assembly process. FIGURE 21 - MODULE POSITION ORG4572 modules are packed in 2 different reel types. | SUFFIX | TR1 | TR2 | |----------|-----|------| | Quantity | 500 | 2000 | TABLE 17 – REEL QUANTITY Reels are dry packed with humidity indicator card and desiccant bag according to IPC/JEDEC J-STD-033B standard for MSL 3 devices. Reels are vacuum sealed inside anti-static moisture barrier bags. Sealed reels are labeled with MSD sticker providing information about: - + MSL - + Shelf life - → Reflow soldering peak temperature - + Seal date Sealed reels are packed inside cartons. Reels, reel packs and cartons are labeled with sticker providing information about: - **†** Description - + Part number - + Lot number - + Customer PO number - **+** Quantity - → Date code # **26.2. CARRIER TAPE** Carrier tape material - polystyrene with carbon (PS+C). Cover tape material – polyester based film with heat activated adhesive coating layer. FIGURE 22 - CARRIER TAPE | | THOOTIL EL | C) II II II II I | |----------------|------------|------------------| | | mm | inch | | A <sub>0</sub> | 8.3 ± 0.1 | 0.327 ± 0.004 | | B <sub>0</sub> | 8.3 ± 0.1 | 0.327 ± 0.004 | | K <sub>0</sub> | 2.7 ± 0.1 | 0.106 ± 0.004 | | F | 7.5 ± 0.1 | 0.295 ± 0.004 | | P1 | 12.0 ± 0.1 | 0.472 ± 0.004 | | W | 16.0 ± 0.3 | 0.630 ± 0.012 | TABLE 18 - CARRIER TAPE DIMENSIONS # 26.3. REEL Reel material - antistatic plastic. FIGURE 23 – REEL | SUFFIX | TR1 | | TR2 | | |--------|-------------|-------------|-------------|--------------| | | mm | inch | mm | inch | | ØA | 178.0 ± 1.0 | 7.00 ± 0.04 | 330.0 ± 2.0 | 13.00 ± 0.08 | | ØN | 60.0 ± 1.0 | 2.36 ± 0.04 | 102.0 ± 2.0 | 4.02 ± 0.08 | | W1 | 16.7 ± 0.5 | 0.66 ± 0.02 | 16.7 ± 0.5 | 0.66 ± 0.02 | | W2 | 19.8 ± 0.5 | 0.78 ± 0.02 | 22.2 ± 0.5 | 0.87 ± 0.02 | TABLE 19 - REEL DIMENSIONS # 27. ORDERING INFORMATION TABLE 20 - ORDERING OPTIONS | PART NUMBER | FW VERSION | HW OPTION | Vcc Range | PACKAGING | SPQ | |-----------------|------------|-----------|-----------|----------------|------| | ORG4572-R01-TR1 | R | 01 | 1.8V | REELED TAPE | 500 | | ORG4572-R01-TR2 | R | 01 | 1.8V | REELED TAPE | 2000 | | ORG4572-R01-UAR | R | 01 | 5V | EVALUATION KIT | 1 | TABLE 21 – ORDERABLE DEVICES # 28. I2C Appendix I<sup>2</sup>C host interface features are: - → I<sup>2</sup>C Multi-Master mode module initiates clock and data, default operating speed 400kbps. - **★** 1<sup>2</sup>C address '0x60' for commands from controller to GPS-module. (Default) - + I<sup>2</sup>C address '0x62' for the data transmits from the GPS-module to the host. (Default) - → Individual transmit and receive FIFO length of 64 bytes. - + SCL and SDA are pseudo open-drain lines, therefore require external pull-up resistors of 2.2kΩ to 1.8V, or 3.3kΩ to 3.3V. - Multi-Master mode the Host (MCU) can operate either in Slave mode or Multi-Master mode (more common). If MCU is acting as slave, then it can only listen to the GPS. If you want to send any configuration commands to GPS, then host needs to be in Master or Multi master mode. - → While Host (MCU) is in Master/Multi-Master mode, the following can be changed: - 1) Clock rate can be switched to 100KHz (OSP command). - 2) I<sup>2</sup>C address, (OSP command) - 3) OSP/NMEA mode - 4) GPS can be turn into a Slave mode by sending OSP Message ID 178, Sub ID 2 input command. Change the GPS module from Multi master to Slave mode: - a. change from NMEA to OSP "\$PSRF100,0,115200,8,1,0\*04\r\n". - c. Read 128 Bytes at least from the GPS module, and then immediately without any delay send the next OSP message. - d. If you want to switch back from OSP to NMEA please use command A0 A2 00 18 81 00 01 01 01 01 01 01 05 01 01 01 01 01 00 01 00 01 00 01 01 12 C0 01 68 B0 B3 | GPS multi master | Host Salve | |---------------------------------|---------------------------------| | I <sup>2</sup> C address '0x60' | I <sup>2</sup> C address '0x62' | | | | | GPS slave | Host Master | | I <sup>2</sup> C address '0x60' | I <sup>2</sup> C any address |